发明名称 ESD parasitic bipolar transistors with high resistivity regions in the collector
摘要 A method and a structure for a parasitic bipolar silicided ESD device that has high resistivity regions within the collector of the parasitic NPN. The device has the structure of a N-MOS transistor and a substrate contact. The device preferably has silicide regions over the doped regions. The invention has two types of high resistivity regions: 1) isolation regions (e.g., oxide shallow trench isolation (STI)) and 2) undoped or lightly doped regions (e.g., channel regions). The channel regions can have gates thereover and the gates can be charged. Also, optionally a n<->well (n minus well) can be formed under the collector. The high resistivity regions increase the collector resistivity thereby improving the performance of the parasitic bipolar ESD device.
申请公布号 US6787880(B2) 申请公布日期 2004.09.07
申请号 US20030437093 申请日期 2003.05.13
申请人 NANO SILICON PTE. LTD. 发明人 HU DAVID;CAI JUN
分类号 H01L21/331;H01L21/8222;H01L21/8238;H01L23/62;H01L27/02;H01L27/102;(IPC1-7):H01L21/823 主分类号 H01L21/331
代理机构 代理人
主权项
地址