发明名称 Apparatus and method of performing addition and rounding operation in parallel for floating-point arithmetic logical unit
摘要 A floating-point ALU that performs an IEEE rounding and an addition in parallel in a simultaneous rounding method (SRM) type floating-point adder. The floating-point ALU includes an alignment/normalization section for bypassing or inverting a first fraction part and a second fraction part, performing an alignment by performing a right shift as much as a value obtained from an exponent part or performing a normalization through a left shift by calculating a leading zero with respect to the first fraction part, and obtaining a guard bit (G), round bit (R), and sticky bit (Sy); and an addition and rounding operation section for performing a addition and rounding with respect to the first fraction part and second fraction part outputted through the alignment/normalization section. According to the floating-point ALU, the processing time and the hardware size can be reduced, and the hardware of the SRM can be used as it is.
申请公布号 US6785701(B2) 申请公布日期 2004.08.31
申请号 US20010841708 申请日期 2001.04.23
申请人 YONSEI UNIVERSITY 发明人 PARK WOO CHAN;HAN TACK DON
分类号 G06F7/485;G06F7/50;(IPC1-7):G06F7/38 主分类号 G06F7/485
代理机构 代理人
主权项
地址