发明名称 CLOCK GENERATION CIRCUIT AND INTEGRATED CIRCUIT EQUIPPED THEREWITH
摘要 <P>PROBLEM TO BE SOLVED: To provide a clock generation circuit capable of avoiding a long-term stop of clock output without adding a circuit for oscillating an auxiliary oscillator and normally operating a circuit in a subsequent stage even in the event of a short-period lock releasing of a PPL circuit. <P>SOLUTION: In this clock generation circuit 10, a selector circuit 15 is controlled by a select signal 1f from a selector control circuit 14, so that the selector circuit outputs an input clock 1a instead of a PLL clock 1b when the period of the PLL circuit 11 being in an unlock state exceeds a predetermined value. Accordingly, addition of a circuit for oscillating the auxiliary oscillator is dispensed with, and frequent clock switching as in the past can be avoided to prevent the unstable operation of the circuit in the subsequent stage. <P>COPYRIGHT: (C)2004,JPO&NCIPI
申请公布号 JP2004240818(A) 申请公布日期 2004.08.26
申请号 JP20030030661 申请日期 2003.02.07
申请人 SHARP CORP 发明人 KUBOTA KAZUTOSHI
分类号 G06F1/06;H03L7/08;H03L7/095 主分类号 G06F1/06
代理机构 代理人
主权项
地址