发明名称 Clock tree synthesis for mixed domain clocks
摘要 A clock tree syntheses (CTS) tool designs a group of clock trees to be incorporated into an IC design for conveying separate clock signals to clock sinks within the IC with a predetermined maximum group skew. The tool initially generates a separate, independently balanced, first clock tree design for each clock tree and then processes each first clock tree design to estimate an average path delay of the clock signal it conveys to each sink. The CTS tool then selects, as a target path delay, a highest average delay from among average delays computed for all clock trees. Thereafter the CTS tool generates a separate second clock tree design for each clock tree that is balanced to limit a difference between the target path delay and an estimated delay to each sink to a value that ensures a group clock skew will reside within the predetermined maximum group skew.
申请公布号 US6782519(B2) 申请公布日期 2004.08.24
申请号 US20020231532 申请日期 2002.08.29
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 CHANG JUI-MING;TENG CHIN-CHI;DAI WEI-JIN
分类号 G06F17/50;H01L21/82;(IPC1-7):G06F9/45 主分类号 G06F17/50
代理机构 代理人
主权项
地址