发明名称 Orthogonal transform method and apparatus, encoding method and apparatus, inverse orthogonal transform method and apparatus, decoding method and apparatus
摘要 <p>In a four-by-four orthogonal transform mode, an input data buffer(33) enters a first half of entered eight pieces of pixel data, i.e., "x0A", "x1A", "x2A", and "x3A", into each of the first to fourth multiply-and-accumulation (MAC) operation circuit(34a)-(34d)s, while feeding a second half of the entered eight pieces of pixel data, i.e., "x0B", "x1B", "x2B", and "x3B", into each of the fifth to eighth MAC operation circuit(34e)-(34h)s. In an eight-by-eight orthogonal transform mode, the input data buffer(33) feeds entered eight pieces of pixel data into each of the first to eighth MAC operation circuit(34a)-(34h)s. Since the input data buffer(33) receives the eight pieces of pixel data in each of the four-by-four and eight-by-eight orthogonal transform modes, an orthogonal transform circuit(100) is activated once in each of the four-by-four and eight-by-eight orthogonal transform modes. In both of the four-by-four and eight-by-eight orthogonal transform modes, the same first to eighth MAC operation circuit(34a)-(34h)s are used to produce the orthogonal transform coefficient data. This feature inhibits an increase in hardware area. &lt;IMAGE&gt;</p>
申请公布号 EP1376378(A3) 申请公布日期 2004.08.11
申请号 EP20030000695 申请日期 2003.01.17
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 TOMITA, HIROTO;OHASHI, MASAHIRO
分类号 G06F17/14;G06T9/00;H03M7/30;H04N1/41;H04N19/102;H04N19/136;H04N19/18;H04N19/186;H04N19/196;H04N19/42;H04N19/503;H04N19/593;H04N19/60;H04N19/61;H04N19/625;H04N19/86;H04N19/91;(IPC1-7):G06F17/14 主分类号 G06F17/14
代理机构 代理人
主权项
地址