发明名称 Method and apparatus for clock synthesis using universal serial bus downstream received signals
摘要 In one form of the invention, a method for generating a local clock signal responsive to signals on a Universal Serial Bus ("USB") includes generating a frequency-bearing clock signal by a free running oscillator on an integrated circuitry chip of a device coupled to the USB. The oscillator runs at a frequency that is substantially stable but initially known with substantial inaccuracy. A single ended bit-serial signal is extracted from received signals sent by a USB host or hub and timing signals are responsively asserted. A bit pattern is detected in the single ended bit-serial signal and intervals are measured during which the timing signals are asserted. The period P of the local clock signal is adjusted responsive to one of the measured intervals. In one variant, the initial inaccuracy is at least partly because the oscillator consists solely of circuitry on the chip.
申请公布号 EP1445681(A2) 申请公布日期 2004.08.11
申请号 EP20040250430 申请日期 2004.01.27
申请人 STMICROELECTRONICS, INC.;AXALTO INC. 发明人 LEYDIER, ROBERT ANTOINE;POMET, CHRISTOPHE ALAIN
分类号 G06F1/12;G06F1/04;(IPC1-7):G06F1/04 主分类号 G06F1/12
代理机构 代理人
主权项
地址