发明名称 Trench gate power device having a concentration at channel layer higher than a base layer and uniformly distributed along the depth of the trench and its manufacturing method
摘要 In a trench MOS gate structure of a semiconductor device where trenches (T) are located between an n-type base layer (1) and an n-type source layer (3), a p-type channel layer (12) is formed adjacent to side walls of the trenches, having an even concentration distribution along a depthwise dimension of the trenches. The p-type channel layer enables saturation current to decrease without a raise of ON-resistance of the device, and resultantly a durability against short-circuit can be enhanced. The n-type source layer formed adjacent to the side walls of the trench also further enhances the durability against short-circuit. Providing contacts of the emitter electrode (7) with the n-type source layer at the side walls of the trenches permits a miniaturization of the device and a reduction of the ON-resistance as well.
申请公布号 US6774408(B2) 申请公布日期 2004.08.10
申请号 US20020183454 申请日期 2002.06.28
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 NINOMIYA HIDEAKI
分类号 H01L21/265;H01L21/331;H01L21/336;H01L21/8234;H01L29/06;H01L29/10;H01L29/739;H01L29/78;(IPC1-7):H01L29/78;H01L21/822 主分类号 H01L21/265
代理机构 代理人
主权项
地址