发明名称 Clock synchronization circuit and semiconductor device
摘要 A clock synchronization circuit includes a first delay circuit for delaying a clock signal and outputting the delayed clock signal, first and second bidirectional delay circuit strings, a first pre-stage delay circuit and a first post-stage delay circuit of variable delay time type, arranged in a pre-stage and a post-stage of the first bidirectional delay circuit string (BDDA), a second pre-stage delay circuit and a second post-stage delay circuit of variable delay time type, arranged in a pre-stage and a post-stage of the second bidirectional delay circuit string (BDDB), and a multiplexer, supplied with and multiplexing outputs of the first and second post-stage delay circuits to output the resulting signals. An output signal of the first delay circuit is supplied in common to the first and second pre-stage delay circuits. A first path composed of the first pre-stage delay circuit, first bidirectional delay circuit string and the first post-stage delay circuit and a second path composed of the second pre-stage delay circuit, second bidirectional delay circuit string and the second post-stage delay circuit are alternately switched in an interval of one cycle of the clock signal.
申请公布号 US2004150440(A1) 申请公布日期 2004.08.05
申请号 US20030624801 申请日期 2003.07.22
申请人 IDEI YOJI 发明人 IDEI YOJI
分类号 G06F1/10;G11C7/22;G11C11/407;G11C11/4076;H03K5/13;H03L7/00;(IPC1-7):H03L7/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址