发明名称 ERROR CORRECTION CODE CIRCUIT WITH REDUCED HARDWARE COMPLEXITY
摘要 An error correction code circuit with reduced hardware complexity is positioned inside a microprocessor. The microprocessor has a Galois field multiplier for performing a Galois field multiplication on data processed by the error correction code circuit. The error correction code circuit has a first register for storing an input data, a plurality of calculation units, a third register for storing an output data corresponding to the input data, and a controller for controlling operation of the error correction code circuit. Each calculation unit has a Galois field adder, and a second register electrically connected to the Galois field adder. The controller transmits data of each calculation unit to the same Galois field multiplier for a corresponding Galois field multiplication, and the result outputted by the Galois field multiplier is transmitted back to the error correction code circuit.
申请公布号 US2004153722(A1) 申请公布日期 2004.08.05
申请号 US20020248188 申请日期 2002.12.25
申请人 LEE HENG-KUAN 发明人 LEE HENG-KUAN
分类号 G06F7/72;H02H3/05;H03M13/15;(IPC1-7):H02H3/05 主分类号 G06F7/72
代理机构 代理人
主权项
地址