发明名称 Test structure and methodology for semiconductor stress-induced defects and antifuse based on same test structure
摘要 A method for detecting semiconductor process stress-induced defects. The method comprising: providing a polysilicon-bounded test diode, the diode comprising a diffused first region within an upper portion of a second region of a silicon substrate, the second region of an opposite dopant type from the first region, the first region surrounded by a peripheral dielectric isolation, a peripheral polysilicon gate comprising a polysilicon layer over a dielectric layer and the gate overlapping a peripheral portion of the first region; stressing the diode; and monitoring the stressed diode for spikes in gate current during the stress, determining the frequency distribution of the slope of the forward bias voltage versus the first region current at the pre-selected forward bias voltage and monitoring, after stress, the diode for soft breakdown. A DRAM cell may be substituted for the diode. The use of the diode as an antifuse is also disclosed.
申请公布号 US6770907(B2) 申请公布日期 2004.08.03
申请号 US20030449426 申请日期 2003.05.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ABADEER WAGDI W.;ADLER ERIC;BROWN JEFFREY S.;GAUTHIER, JR. ROBERT J.;MCKENNA JONATHAN M.;RANKIN JED H.;SENGLE EDWARD W.;TONTI WILLIAM R.
分类号 H01L23/525;H01L23/544;(IPC1-7):H01L23/58 主分类号 H01L23/525
代理机构 代理人
主权项
地址