发明名称 Efficient encoder for low-density-parity-check codes
摘要 Encoder circuitry (39) for applying a low-density parity check (LDPC) code to information words is disclosed. The encoder circuitry (39) takes advantage of a macro matrix arrangement of the LDPC parity check matrix in which a left-hand portion of the parity check matrix is arranged as an identity macro matrix, each entry of the macro matrix corresponding to a permutation matrix having zero or more circularly shifted diagonals. The encoder circuitry (39) includes a cyclic multiply unit (88), which includes a circular shift unit (104) for shifting a portion of the information word according to shift values stored in a shift value memory (82) for the matrix entry, and a bitwise exclusive-OR function (106) for combining the shifted entry with accumulated previous values for that matrix entry. Circuitry (92, 96) for solving parity bits for row rank deficient portions of the parity check matrix is also included in the encoder circuitry (39).
申请公布号 US2004148560(A1) 申请公布日期 2004.07.29
申请号 US20030724280 申请日期 2003.11.28
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 HOCEVAR DALE E.
分类号 H03M13/11;(IPC1-7):G06F11/00;H03M13/00 主分类号 H03M13/11
代理机构 代理人
主权项
地址