发明名称 Method and system for power node current waveform modeling
摘要 A method and system for power node current waveform modeling provides improved accuracy for logic gate and functional block power node current models in computer-based verification and design tools. An output voltage waveform is generated, with each point a linear function of a set of input values corresponding to times at which the output voltage reaches predetermined fractions of the supply voltage. A set of coefficients is used for each point, as each output voltage has a different linear dependency on the input values. The output voltage waveform model is differentiated and multiplied by an effective load capacitance to determine an output current waveform. The method and system retain compatibility with existing software by using input values already present in the digital simulation models (e.g., delay times) that yield a subset of output voltage points. The coefficients of the model are predetermined for a circuit from principle components analysis.
申请公布号 US6769100(B2) 申请公布日期 2004.07.27
申请号 US20020242235 申请日期 2002.09.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ACAR EMRAH;NASSIF SANI RICHARD
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址