发明名称 ENHANCED RAKE STRUCTURE
摘要 A rake architecture for a frequency division duplex FDD and use also in TDD and TD-SCDMA type communications system, designed to significantly reduce the memory capacity required and thereby also reduce an area on the die of an application specific integrated circuit ASIC into which the memory is integrated. A single circular buffer (60), preferably of the shared memory type is shared by all of the rake fingers (RAKE FINGERS 1, 2, 3, 4, 5 and 6) of a rake receiver to significantly reduce the hardware and software required to time align multipath signals (DATA IN) received by a UE from a base station. The unique time alignment technique also reduces the number of code generators (62,64 and 66) required to track a plurality (typically three) of base stations.
申请公布号 KR20040066192(A) 申请公布日期 2004.07.23
申请号 KR20047010012 申请日期 2002.12.17
申请人 发明人
分类号 H04B1/69;H04B1/7115;H04B1/7117;H04B7/216;H04Q7/20 主分类号 H04B1/69
代理机构 代理人
主权项
地址