发明名称 Clock and data recovery phase-locked loop
摘要 A clock recovery circuit that operates at a clock speed equal to one-half the input data rate is presented. The clock recovery circuit uses dual input latches to sample the incoming serial data on both the rising edge and falling edge of a half-rate clock signal to provide equivalent full data rate clock recovery. The clock recovery circuit functions to maintain the half-rate clock transitions in the center of the incoming serial data bits. The clock recovery circuit includes a phase detector, charge pump, controlled oscillation module and a feedback module. The phase detector produces information on the phase and data transitions in the incoming data signal to the charge pump. Generally, the circuit is delay insensitive and receives phase and transition information staggered relative to each other.
申请公布号 US2004141577(A1) 申请公布日期 2004.07.22
申请号 US20030346435 申请日期 2003.01.17
申请人 XILINX, INC. 发明人 BRUNN BRIAN T.;YOUNIS AHMED;ROKHSAZ SHAHRIAR
分类号 H03D13/00;H03L7/087;H03L7/089;H03L7/10;H04L7/033;(IPC1-7):H03L7/06;H03D3/24 主分类号 H03D13/00
代理机构 代理人
主权项
地址