发明名称 Semiconductor memory device
摘要 Strap lines are provided in a layer above word lines so that the word lines and the strap lines are connected to each other in strapping regions separately provided at the ends of memory cell array portions in a conventional semiconductor memory device having a problem wherein the area of the memory cell array portions is increased. Each memory cell is formed of a MOS transistor and a MOS capacitor in a layout of a memory cell array portion according to a standard CMOS process. Memory cells of this structure have a sufficiently large pitch between bit lines and, therefore, contacts for connecting word lines to strap lines in an upper layer are provided between the bit lines, as low resistance metal wires, in the same layer as the bit lines. Thereby, it becomes unnecessary to separately provide strapping regions at the ends of memory cell array portions and it becomes unnecessary to increase the intervals between the memory cells by increasing the size of the memory cell in the layout according to the standard CMOS process and, therefore, contacts for strapping word lines can be provided for each memory cell, without increasing the area of memory cell array portions or the chip area, so that the propagation delay of drive signals in word lines can be reduced and high speed memory operation can be implemented.
申请公布号 US6765814(B2) 申请公布日期 2004.07.20
申请号 US20020315042 申请日期 2002.12.10
申请人 MATSUSHITA ELECTRIC IND CO LTD 发明人 NISHIHARA RYUJI;SADAKATA HIROYUKI
分类号 G11C11/407;G11C5/06;G11C8/14;G11C11/401;H01L21/8242;H01L27/108;(IPC1-7):G11C5/06;G11C5/02 主分类号 G11C11/407
代理机构 代理人
主权项
地址