发明名称 Cache coherent I/O communication
摘要 A processing unit includes a processor core, an input/output (I/O) communication adapter coupled to the processor core, and a cache system coupled to the processor core and to the I/O communication adapter. The cache system including a cache array, a cache directory and a cache controller. The cache controller snoops I/O communication by the I/O communication adapter and, in response to snooping the I/O communication adapter performing an I/O data write of outgoing data in an exclusive state, invalidates corresponding data stored within the cache array.
申请公布号 US2004139283(A1) 申请公布日期 2004.07.15
申请号 US20030339764 申请日期 2003.01.09
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ARIMILLI RAVI KUMAR;CARGNONI ROBERT ALAN;GUTHRIE GUY LYNN;STARKE WILLIAM JOHN
分类号 G06F12/00;G06F12/08;(IPC1-7):G06F12/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址