发明名称 Semiconductor device layout inspection method
摘要 An object of the invention is to discover at the chip level a portion of a high density of contact holes in wires of a large area that becomes a portion where wire defects will occur. In order to achieve this, the area ratio of the total area of wires of the same node to the total area of contact holes in the wires of the same node is limited in a chip layout and wire formation defects are detected by determining whether or not defects exists based on this limitation. Thus, defects are detected wherein the area ratio exceeds the limit at the layout design stage and thereby formation defects such as a disconnection of a wire of a large area, a wire breakdown, a surface peeling due to a hillock or a defective connection between a wire and a contact hole can be avoided.
申请公布号 US2004139407(A1) 申请公布日期 2004.07.15
申请号 US20030715119 申请日期 2003.11.18
申请人 MUKAI KIYOHITO;SHIBATA HIDENORI;KUMASHIRO MASAHIKO;TSUJIKAWA HIROYUKI 发明人 MUKAI KIYOHITO;SHIBATA HIDENORI;KUMASHIRO MASAHIKO;TSUJIKAWA HIROYUKI
分类号 G06F17/50;H01L21/28;H01L21/3205;H01L21/321;H01L21/66;H01L21/768;H01L21/82;H01L23/52;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址