发明名称 Digital processor with programmable breakpoint/watchpoint trigger generation circuit
摘要 A digital processor having a programmable breakpoint/watchpoint (BWP) trigger circuit that generates BWP triggers in response to user-defined combinations and/or sequences of trigger events. Several trigger event detection registers generate pre-trigger signals when stored trigger values (e.g., instruction addresses or data addresses/values) match addresses/values transmitted on busses within the processor core. Sum-of-products circuits generate intermediate combinational trigger signals in accordance with user-defined combinations of the pre-trigger signals. A finite state machine generates an intermediate sequential trigger signal in response to user-defined sequences of the intermediate combinational trigger signals. Either the intermediate combinational trigger signals or the intermediate sequential trigger signal are selectively passed to an action generator, which transmits an associated breakpoint or watchpoint trigger signal to a decode stage of the processor core or other destination.
申请公布号 EP1429250(A2) 申请公布日期 2004.06.16
申请号 EP20030027656 申请日期 2003.12.03
申请人 INFINEON TECHNOLOGIES AG 发明人 AHMAD, SAGHEER;SHIRWAL, ANAND
分类号 G06F11/36;(IPC1-7):G06F11/36 主分类号 G06F11/36
代理机构 代理人
主权项
地址