发明名称 Scalable nano-transistor and memory using back-side trapping
摘要 According to an aspect of the invention, a device structure is provided where charging and discharging occur in a trapping region formed by a stack of films that is placed on the back of a thin silicon channel. Uncoupling the charging mechanisms that lead to the memory function from the front gate transistor operation allows efficient scaling of the front gate. But significantly more important is a unique character of these devices: these structures can be operated both as a transistor and as a memory. The thin active silicon channel and the thin front oxide provide the capability of scaling the structure to tens of nanometers, and the dual function of the device is obtained by using two voltage ranges that are clearly distinct. At small voltages the structure operates as a normal transistor, and at higher voltages the structure operates as a memory device.
申请公布号 US2004108537(A1) 申请公布日期 2004.06.10
申请号 US20030462386 申请日期 2003.06.16
申请人 TIWARI SANDIP 发明人 TIWARI SANDIP
分类号 H01L21/28;H01L21/336;H01L21/762;H01L27/10;(IPC1-7):H01L21/823 主分类号 H01L21/28
代理机构 代理人
主权项
地址