发明名称 Information processor with snoop suppressing function, memory controller, and direct memory access processing method
摘要 An information processing apparatus with a hierarchized bus structure having a system bus connected to central processing units and cache memories and an I/O bus connected to I/O devices. In response to a DMA request from the I/O device, a memory controller connected to both buses and to a main memory compares previous snoop addresses stored in a buffer memory of the memory controller with a current address contained in the DMA request to check whether the current DMA request is coincident with the past snoop process. If the comparison indicates a coincident snoop process, a snoop access process request is inhibited to be output to the system bus and cache memory. With this operation, the number of snoop accesses for DMAs to the same block of the cache memory can be reduced and a time during which the system bus is occupied can be shortened, to thereby improve the system performance.
申请公布号 US6748463(B1) 申请公布日期 2004.06.08
申请号 US20000463599 申请日期 2000.06.22
申请人 HITACHI, LTD. 发明人 TSUBOI MASAHIDE;MORIYAMA TAKASHI;MURASHIMA HIROSHI;TERAO MASUMI;NAITOH MICHINORI;OKAZAWA KOICHI;UMEMURA MASAYA
分类号 G06F12/08;(IPC1-7):G06F13/14 主分类号 G06F12/08
代理机构 代理人
主权项
地址