发明名称 DIFFERENTIAL CHARGE TRANSFER SENSE AMPLIFIER
摘要 A sense amplifier for reading memory cells in a SRAM, the sense amplifier comprising two gate-biased pMOSFETs, each corresponding to a selected bitline. The gates of the two gate-biased pMOSFETs have their gates biased to a bias voltage, their sources coupled to the selected bitlines via column-select transistors, and their drains coupled via pass transistors to the two ports of two cross-coupled inverters, the cross-coupled inverters forming a latch. After a selected bitline pair has been pre-charged and the pre-charge phase ends, one of the two gate-biased pMOSFETs quickly goes into its subthreshold region as one of the bitlines discharges through its corresponding memory cell, thereby cutting off the bitline's capacitance from the sense amplifier. When the pass transistors are enabled, the other of the two pMOSFETs allows a significant bitline charge to transfer via its corresponding pass transistor to its corresponding port, whereas a relatively much smaller charge is transferred to the other port. This charge transfer scheme allows a differential voltage to quickly develop at the ports, thereby providing a fast latch and read operation with reduced power consumption. Bitline voltage swing may also be reduced to reduce power consumption.
申请公布号 US2004100844(A1) 申请公布日期 2004.05.27
申请号 US20020305703 申请日期 2002.11.26
申请人 ALVANDPOUR ATILA;SINHA MANOJ;KRISHNAMURTHY RAM K 发明人 ALVANDPOUR ATILA;SINHA MANOJ;KRISHNAMURTHY RAM K
分类号 G11C7/06;G11C7/12;(IPC1-7):G11C7/06 主分类号 G11C7/06
代理机构 代理人
主权项
地址