发明名称 Method and apparatus for operating a PLL with a phase detector/sample hold circuit for synthesizing high-frequency signals for wireless communications
摘要 A method and apparatus for synthesizing high-frequency signals, such as wireless communication signals, includes a phase-locked loop (PLL) frequency synthesizer with a variable capacitance voltage controlled oscillator (VCO) that has a discretely variable capacitance in conjunction with a continuously variable capacitance. The discretely variable capacitance may provide coarse tuning adjustment of the variable capacitance to compensate for capacitor and inductor tolerances and to adjust the output frequency to be near the desired frequency output. The continuously variable capacitance may provide a fine tuning adjustment of the variable capacitance to focus the output frequency to match precisely the desired frequency output. During fine tuning adjustment, the PLL may include an analog control loop in which a phase detector circuit and sample and hold circuit are utilized. The output of the sample and hold circuit may be provided to the PLL VCO as VCO input control signals.
申请公布号 US6741846(B1) 申请公布日期 2004.05.25
申请号 US20000708339 申请日期 2000.11.08
申请人 SILICON LABORATORIES INC. 发明人 WELLAND DAVID R.;WANG CAIYI
分类号 H03L7/085;H03L7/087;H03L7/091;H03L7/099;H03L7/187;H03L7/199;H03L7/23;(IPC1-7):H04B7/00 主分类号 H03L7/085
代理机构 代理人
主权项
地址
您可能感兴趣的专利