发明名称 Self-aligned process for a stacked gate RF MOSFET device
摘要 A process for fabricating an RF type, MOSFET device, concentrating on reducing performance degrading gate resistance, has been developed. The process features formation of a stacked gate structure, comprised of a metal gate contact structure located directly overlying a portion of an underlying polysilicon gate structure, in a region in which the polysilicon gate structure is located on an active device region of a semiconductor substrate. Subsequent formation of an overlying metal interconnect structure, results in reduced gate resistance due to the direct vertical conductive path from the metal interconnect structure to the polysilicon gate structure, through the metal gate contact structure. A novel process sequence, requiring no photolithographic processing, is used to self-align the metal gate contact structure to the underlying polysilicon gate structure.
申请公布号 US6737310(B2) 申请公布日期 2004.05.18
申请号 US20020236536 申请日期 2002.09.06
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 TSAI CHAOCHIEH;CHANG CHUNG-LONG;CHANG JUI-YU;WONG SHYH-CHYI
分类号 H01L21/60;H01L21/768;H01L21/8234;H01L23/485;(IPC1-7):H01L21/823 主分类号 H01L21/60
代理机构 代理人
主权项
地址