发明名称 Crosspoint switch with reduced power consumption
摘要 A crosspoint switch architecture implements high-speed packet switches and incorporates a power-saving bias control circuit with each switch cell. Each switch cell is equipped with two memory cells and a bias control circuit. Power savings are obtained by controlling the bias current of the switch cell as a function of the switch state. Although the additional circuitry accompanying each switch cell adds complexity and a minimal additional power consumption, the power saving realized in the switch cell results in a crosspoint switch with much lower power consumption as compared to existing architectures. The presence of two bits of memory for each switch core allows for fast reconfiguration. The result is an overall power savings and lower cost design.
申请公布号 US6737958(B1) 申请公布日期 2004.05.18
申请号 US20000714706 申请日期 2000.11.16
申请人 FREE ELECTRON TECHNOLOGY INC. 发明人 SATYANARAYANA SRINAGESH
分类号 H03K17/62;(IPC1-7):H03K17/693 主分类号 H03K17/62
代理机构 代理人
主权项
地址