发明名称 Data processor
摘要 In a memory access process, by identifying the types of memories that can be activated without reducing operating speed and by reducing power consumption, a data processor capable of operating at a high memory-accessing speed is provided. Because memory types can often be differentiated based only on partial bits of the address obtained by addition, a partial bit adder and decision logic are used to make this differentiation at high speed. Because the partial addition preferably does not take into account the possible carry from the lower bits, two types of memories are chosen from memories and are both operated in case the carry should be "1" and in case it should be "0." The result is chosen by a multiplexor and is output. A determination of the entry address of the memory may be similarly carried out by dividing the memory into odd and even entry number banks and utilizing a partial bit adder. Then, both banks may be activated with the results of the partial bit adder as entries, and one of the results is chosen for output.
申请公布号 US6738890(B2) 申请公布日期 2004.05.18
申请号 US20020145761 申请日期 2002.05.16
申请人 RENESAS TECHNOLOGY CORP. 发明人 ISHIKAWA MAKOTO;ARAKAWA FUMIO
分类号 G06F9/355;G06F12/02;G06F12/06;G06F12/08;G06F12/10;(IPC1-7):G06F12/00 主分类号 G06F9/355
代理机构 代理人
主权项
地址