发明名称
摘要 It is to realize a function clock generation circuit with which a wiring area and cell area, and further a power consumption can be reduced, and a timing design is easy. An input terminal D of a through latch circuit LTC11 is connected to an input line of an enable signal EN, an inversion clock input terminal G is connected to the input line of the clock signal, one input terminal of a NAND gate NAND11 is connected to an output terminal Q of a through latch circuit LTC11, the other input terminal is connected to the input terminal of the clock signal CK, and the output terminal is connected to the input terminal of an inverter INV11. Then, in the through latch circuit LTC11, the enable signal EN is sampled at the rising edge of the clock signal CK, and according to the value, the clock pulse immediately after the sampling is passed or blocked by the logical gate LGT comprising a NAND gate NAND11 and an inverter INV11.
申请公布号 JP3528413(B2) 申请公布日期 2004.05.17
申请号 JP19960098907 申请日期 1996.04.19
申请人 发明人
分类号 G06F1/10;G06F1/06;G06F5/06;H03K3/037;H03K5/135;H03K5/1532 主分类号 G06F1/10
代理机构 代理人
主权项
地址