发明名称 COMPUTER SYSTEM ARCHITECTURE AND MEMORY CONTROLLER FOR CLOSE-COUPLING WITHIN A HYBRID PROCESSING SYSTEM UTILIZING AN ADAPTIVE PROCESSOR INTERFACE PORT
摘要 A computer system architecture and memory controller for close-coupling within a hybrid computing system using an adaptive processor interface port ("APIP") added to, or in conjunction with, the memory and I/O controller chip of the core logic. Memory accesses to and from this port, as well as the main microprocessor bus, are then arbitrated by the memory control circuitry forming a portion of the controller chip. In this fashion, both the microprocessors and the adaptive processors of the hybrid computing system exhibit equal memory bandwidth and latency. In addition, because it is a separate electrical port from the microprocessor bus, the APIP is not required to comply with, and participate in, all FSB protocol. This results in reduced protocol overhead which results higher yielded payload on the interface.
申请公布号 WO2004040413(A2) 申请公布日期 2004.05.13
申请号 WO2003US33941 申请日期 2003.10.24
申请人 SRC COMPUTERS, INC. 发明人 HUPPENTHAL, JON, M.;SEEMAN, THOMAS, R.;BURTON, LEE, A.
分类号 G06F;G06F13/14;G06F13/16;G06F15/78 主分类号 G06F
代理机构 代理人
主权项
地址