发明名称 Pitch reduction in semiconductor fabrication
摘要 A method for forming transistor devices having a reduced pitch. The pitch of the formed devices can be reduced to, e.g., half that of conventional devices by using current photolithography conditions. Since the pitch of the devices can be reduced, the device integration can be increased, resulting in smaller and faster integrated circuits. In a preferred embodiment, a conductive layer, a stop layer, and a polysilicon layer are formed on a substrate. A patterned photoresist layer is formed on the polysilicon layer, and a first polymer layer is formed on surfaces of the photoresist layer. The first polymer layer is used as an etching mask to define the polysilicon layer, the stop layer, and the conductive layer. An oxide layer is formed on the substrate, and then the oxide layer is etched back until the polysilicon layer is exposed. The polysilicon layer is removed, and a second polymer layer is formed on surfaces of the oxide layer. The second polymer layer is used as an etching mask to define the conductive layer. Then, the second polymer layer is removed.
申请公布号 US6734107(B2) 申请公布日期 2004.05.11
申请号 US20020170308 申请日期 2002.06.12
申请人 MACRONIX INTERNATIONAL CO., LTD. 发明人 LAI JIUN-REN;CHEN CHIEN-WEI
分类号 H01L21/033;H01L21/28;H01L21/3213;(IPC1-7):H01L21/311 主分类号 H01L21/033
代理机构 代理人
主权项
地址