发明名称 Method and system for absorbing defects in high performance microprocessor with a large n-way set associative cache
摘要 A method and architecture for improving the usability and manufacturing yield of a microprocessor having a large on-chip n-way set associative cache. The architecture provides a method for working around defects in the portion of the die allocated to the data array of the cache. In particular, by adding a plurality of muxes to a way or ways in the data array of an associative cache having the shorter paths to the access control logic, each way in a bank can be selectively replaced or remapped to the ways with the shorter paths without adding any latency to the system. This selective remapping of separate ways in individual banks of the set associative cache provides a more efficient way to absorb defects and allows more defects to be absorbed in the data array of a set associative cache.
申请公布号 US2004088603(A1) 申请公布日期 2004.05.06
申请号 US20030690137 申请日期 2003.10.21
申请人 ASHER DAVID H.;LILLY BRIAN;GRODSTEIN JOEL;FITZGERALD PATRICK M. 发明人 ASHER DAVID H.;LILLY BRIAN;GRODSTEIN JOEL;FITZGERALD PATRICK M.
分类号 G06F11/00;G11C29/00;H04L1/22;(IPC1-7):H04L1/22 主分类号 G06F11/00
代理机构 代理人
主权项
地址