发明名称 Semiconductor memory array of floating gate memory cells with low resistance source regions and high source coupling
摘要 A self aligned method of forming a semiconductor memory array of floating gate memory cells in a semiconductor substrate having a plurality of spaced apart isolation regions and active regions on the substrate substantially parallel to one another in the column direction, and an apparatus formed thereby. Floating gates are formed in each of the active regions. In the row direction, trenches are formed that include indentations or different widths. The trenches are filled with a conducting material to form blocks of the conducting material that constitute source regions with a first portion that is disposed adjacent to but insulated from the floating gate, and a second portion that this disposed over but insulated from the floating gate.
申请公布号 US6727545(B2) 申请公布日期 2004.04.27
申请号 US20010916555 申请日期 2001.07.26
申请人 SILICON STORAGE TECHNOLOGY, INC. 发明人 WANG CHIH HSIN;LEVI AMITAY
分类号 H01L21/28;H01L21/336;H01L21/8239;H01L21/8247;H01L27/115;H01L29/423;H01L29/76;H01L29/788;H01L29/792;(IPC1-7):H01L29/788 主分类号 H01L21/28
代理机构 代理人
主权项
地址