发明名称 Method to improve DSP kernel's performance/power ratio
摘要 For instruction clusters for which no significant performance penalty is incurred, such as execution of hardware loops, a processor automatically and dynamically switches to a pipelined two-cycle access to an associated associative cache rather than a single-cycle access. An access involving more than one cycle uses less power because only the hit way within the cache memory is accessed rather than all ways within the indexed cache line. To maintain performance, the single-cycle cache access is utilized in all remaining instructions. In addition, where instruction clusters within a hardware loop fit entirely within a pre-fetch buffer, the cache sub-system is idled for any remaining iterations of the hardware loop to further reduce power consumption.
申请公布号 US2004073749(A1) 申请公布日期 2004.04.15
申请号 US20020270753 申请日期 2002.10.15
申请人 STMICROELECTRONICS, INC.;STMICROELECTRONICS, S.A. 发明人 PARTHASARATHY SIVAGNANAM;COFLER ANDREW;CHAVEROT LIONEL
分类号 G06F12/08;G06F1/32;G06F9/318;G06F9/32;G06F9/38;G06F12/00;(IPC1-7):G06F12/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址