发明名称 Method and circuit for producing a reference frequency signal using a reference frequency doubler having frequency selection controls
摘要 Circuitry for a phase locked loop (PLL) includes a reference signal input and a frequency doubler. The output of the frequency doubler is a second reference signal having a frequency that is approximately twice that of the initial reference signal, and which is fed into the PLL. The frequency doubler includes a first delay circuit having an input coupled to the input of the frequency doubler; and an XOR circuit having a first input coupled to an output of the delay circuit and a second input coupled to the input of the frequency doubler. The frequency doubler can include one or more additional delay circuits in series after the first delay circuit, the output of which is provided to a multiplexer. The multiplexer includes a selection signal input for selecting an output from at least one of the delay circuits to be provided to the XOR circuit. The frequency doubler allows the PLL to have a smaller feedback divider ratio and a higher loop gain for reducing jitter. The frequency doubler is provided with selection control for programming multiple frequencies.
申请公布号 US6720806(B1) 申请公布日期 2004.04.13
申请号 US20020132463 申请日期 2002.04.25
申请人 APPLIED MICRO CIRCUITS CORPORATION 发明人 MERRILL ALLEN CARL;BALARDETA JOSEPH JAMES;ANUMULA SUDHAKER REDDY
分类号 H03K5/00;H03L7/18;(IPC1-7):H03B19/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址