发明名称 Fully differential CMOS phase-locked loop
摘要 The present invention relates in general to integrated circuits, and in particular to method and circuitry for implementing an improved phase-locked loop (PLL) in complementary metal-oxide-semiconductor (CMOS) technology using current-controlled CMOS (C<3>MOS) logic. In an exemplary embodiment, a phase-locked loop includes a phase-frequency detector, a Gm cell block, a low pass filter and a voltage controlled oscillator. These various elements of the phase-locked loop are connected to one another in a fully differential manner, i.e., each element has an input and/or an output each having at least a differential signal. In one embodiment, each of these various elements of the phase-locked loop is implemented using C<3>MOS logic.
申请公布号 US6721380(B2) 申请公布日期 2004.04.13
申请号 US20010919636 申请日期 2001.07.31
申请人 BROADCOM CORPORATION 发明人 HAIRAPETIAN ARMOND;CAO JUN;MOMTAZ AFSHIN
分类号 H03L7/089;H03L7/099;H03L7/18;(IPC1-7):H03L7/08 主分类号 H03L7/089
代理机构 代理人
主权项
地址