发明名称 TFT-based common gate CMOS inverters, and computer systems utilizing novel CMOS inverters
摘要 Thin film transistor based three-dimensional CMOS inverters utilizing a common gate bridged between a PFET device and an NFET device. One or both of the NFET and PFET devices can have an active region extending into both a strained crystalline lattice and a relaxed crystalline lattice. The relaxed crystalline lattice can comprise appropriately-doped silicon/germanium. The strained crystalline lattice can comprise, for example, appropriately doped silicon, or appropriately-doped silicon/germanium. The CMOS inverter can be part of an SOI construction formed over a conventional substrate (such as a monocrystalline silicon wafer) or a non-conventional substrate (such as one or more of glass, aluminum oxide, silicon dioxide, metal and plastic).
申请公布号 US2004065927(A1) 申请公布日期 2004.04.08
申请号 US20020264575 申请日期 2002.10.03
申请人 发明人 BHATTACHARYYA ARUP
分类号 H01L21/822;H01L21/8238;H01L21/84;H01L27/06;H01L27/092;H01L27/12;H01L29/786;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L21/822
代理机构 代理人
主权项
地址