发明名称 Delay locked loop for an FPGA architecture
摘要 A DLL provides a deskew mode for aligning a reference clock that passes through a clock distribution tree to a feedback by adding additional delay to the feedback clock to align the feedback clock with reference clock at one cycle later. A 0 ns clock-to-out mode is provided by adding additional delay to account for an input buffer into a feedback path. The feedback clock can be doubled by a clock doubler with 50% duty cycle adjustment disposed in the feedback path. Flexible timing is aligning the reference clock to the feedback clock is obtained with additional delay elements disposed in the feedback and reference clock paths.
申请公布号 US6718477(B1) 申请公布日期 2004.04.06
申请号 US20000519311 申请日期 2000.03.06
申请人 PLANTS WILLIAM C.;MAZUMDER NIKHIL;KUNDU ARUNANGSHU;JOSEPH JAMES;WONG WAYNE W. 发明人 PLANTS WILLIAM C.;MAZUMDER NIKHIL;KUNDU ARUNANGSHU;JOSEPH JAMES;WONG WAYNE W.
分类号 G06F1/10;(IPC1-7):G06F1/08 主分类号 G06F1/10
代理机构 代理人
主权项
地址