发明名称 Clocked inverter, nand, nor and shift register
摘要 A threshold voltage of a transistor is fluctuated because of fluctuation in film thickness of a gate insulating film or in gate length and gate width caused by differences of used substrates or manufacturing steps. In order to solve the problem, according to the present invention, there is provided a clocked inverter including a first transistor and a second transistor connected in series, and a compensation circuit including a third transistor and a fourth transistor connected in series. In the clocked inverter, gates of the third transistor and the fourth transistor are connected to each other, drains of the third transistor and the fourth transistor are each connected to a gate of the first transistor, sources of the first transistor and the fourth transistor are each electrically connected to a first power source, a source of the second transistor is electrically connected to a second power source, and an amplitude of a signal inputted to a source of the third transistor is smaller than a potential difference between the first power source and the second power source.
申请公布号 US2004061542(A1) 申请公布日期 2004.04.01
申请号 US20030668247 申请日期 2003.09.24
申请人 SEMICONDUCTOR ENERGY LABORATORY CO., LTD. 发明人 OSAME MITSUAKI;ANZAI AYA
分类号 G09G3/20;G11C19/00;G11C19/28;H03K19/003;H03K19/096;(IPC1-7):G06F1/04 主分类号 G09G3/20
代理机构 代理人
主权项
地址