发明名称 HIGH SPEED ZERO DC POWER PROGRAMMABLE LOGIC DEVICE (PLD) ARCHITECTURE
摘要 A programmable logic device (PLD) architecture includes a plurality of PLD single-bit logic cells (Fig.3). Each single bit logic cell is comprised of all CMOS logic devices including a programmable cell unit (330-333), a settable latch (320-323), a signal path means (360A, 360B), and an output logic gate (350). The signal-path means coupled to the cell unit, the settable latch, and the output logic gate to create a positive feedback loop to improve speed and noise immunity. Each single bit logic gate is a basic building block (402-408) for a modular low power consumption, high speed, zero DC current, high noise immunity programmable logic device (PLD) (700) which includes an array of word lines (pwd) and bit lines (vcol, pcol) arranged in rows and columns for addressing, an array of OR gates (740), and a plurality of output logic circuits (750).
申请公布号 WO2004027545(A2) 申请公布日期 2004.04.01
申请号 WO2003US24983 申请日期 2003.08.06
申请人 ATMEL CORPORATION 发明人 PATHAK, SAROJ;PAYNE, JAMES, E.;NGUYEN, VICTOR, V.;KUO, HARRY, H.
分类号 G11C16/04;G11C16/26;H03K19/177 主分类号 G11C16/04
代理机构 代理人
主权项
地址