发明名称 256 Meg dynamic random access memory
摘要 A 256 Meg dynamic random access memory is comprised of a plurality of cells organized into individual arrays, with the arrays being organized into 32 Meg array blocks, which are organized into 64 Meg quadrants. Sense amplifiers are positioned between adjacent rows in the individual arrays while row decoders are positioned between adjacent columns in the individual arrays. In certain of the gap cells, multiplexers are provided to transfer signals from I/O lines to data lines. A datapath is provided which, in addition to the foregoing, includes array I/O blocks, responsive to the datalines from each quadrant to output data to a data read mux, data buffers, and data driver pads. The write data path includes a data in buffer and data write muxes for providing data to the array I/O blocks. A power bus is provided which minimizes routing of externally supplied voltages, completely rings each of the array blocks, and provides gridded power distribution within each of the array blocks. A plurality of voltage supplies provide the voltages needed in the array and in the peripheral circuits. The power supplies are organized to match their power output to the power demand and to maintain a desired ratio of power production capability and decoupling capacitance. A powerup sequence circuit is provided to control the powerup of the chip. Redundant rows and columns are provided as is the circuitry necessary to logically replace defective rows and columns with operational rows and columns. Circuitry is also provided on chip to support various types of test modes.
申请公布号 US6710630(B2) 申请公布日期 2004.03.23
申请号 US20010902671 申请日期 2001.07.10
申请人 MICRON TECHNOLOGY, INC. 发明人 KEETH BRENT;BUNKER LAYNE G.
分类号 G11C11/401;G11C5/02;G11C5/06;G11C11/407;G11C11/4074;G11C11/4076;G11C11/4097;G11C29/04;G11C29/14;H01L21/8242;H01L27/108;(IPC1-7):H03K3/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址