发明名称
摘要 <p>A master/slave latch circuit employs a single-wire clock, with the clock being applied to only N-channel transistors in the master latch and to only P-channel transistors in the slave latch so that a race-through condition is alleviated in the event of clock skew. The circuits are of ratioless operation, since P-channel transistors are used in each circuit to pull the high side to the supply voltage, and N-channel transistors are used on the low side to assure a zero voltage level. Input to each latch is to the gates of a P-channel pull-up and an N-channel pull-down, while the storage node is between the two clocked transistors. The level of the storage node is inverted and fed back to at transistor across one of the clocked transistors, the one on the high side for the master latch and the low side for the slave latch, and these feedback transistors are of a channel type to support the ratioless scheme.</p>
申请公布号 JP3502116(B2) 申请公布日期 2004.03.02
申请号 JP19930017294 申请日期 1993.02.04
申请人 发明人
分类号 H03K3/356;H03K3/3562;(IPC1-7):H03K3/356 主分类号 H03K3/356
代理机构 代理人
主权项
地址