发明名称 Method of self-aligning a damascene gate structure to isolation regions
摘要 <p>A process for fabricating a CMOS device in which conductive gate structures are defined self-aligned to shallow trench isolation (STI), regions, without using a photolithographic procedure, has been developed. The process features definition of shallow trench openings in regions of a semiconductor substrate not covered by dummy gate structures, or by silicon oxide spacers located on sides of the dummy gate structures. Filling of the shallow trench openings with silicon oxide, and removal of the dummy gate structures, result in STI regions comprised of filled shallow trench openings, overlying silicon oxide shapes, and silicon oxide sidewall spacers on the sides of the overlying silicon oxide shapes. Formation of silicon nitride spacers on the sides of the STI regions, is followed by deposition of a high k gate insulator layer and of a conductive gate structure, with the conductive gate structure formed self-aligned to the STI regions. &lt;IMAGE&gt;</p>
申请公布号 EP1391925(A2) 申请公布日期 2004.02.25
申请号 EP20030368080 申请日期 2003.08.20
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING PTE LTD. 发明人 YEN, DANIEL;CHUNG, CHING-THIAM;CHENG, WEI HUA;NIEH, CHESTER;LEE, TONG BOON
分类号 H01L21/28;H01L21/336;H01L21/76;H01L21/762;H01L21/8234;H01L21/8238;H01L27/08;H01L27/088;H01L27/092;H01L29/41;H01L29/423;H01L29/49;H01L29/51;H01L29/78;(IPC1-7):H01L21/823 主分类号 H01L21/28
代理机构 代理人
主权项
地址