发明名称 Cache with block prefetch and DMA
摘要 A digital system and method of operation is provided in which the digital system has at least one processor, with an associated multi-segment cache memory circuit (506(n). Validity circuitry (VI) is connected to the memory circuit and is operable to indicate if each segment of the plurality of segments holds valid data. Block transfer circuitry (700, 702) is connected to the memory circuit and is operable to transfer a block of data (1650) to a selected portion of segments (1606) of the cache memory circuit. Fetch circuitry associated with the memory cache is operable to transfer data from a pre-selected region of the secondary memory (1650) to a particular segment of the plurality of segments and to assert a first valid bit corresponding to the segment when the miss detection circuitry (1610) detects a miss in the segment. Direct memory access (DMA) circuitry (1610) is connected to the memory cache for transferring data between the memory cache and a selectable region (1650) of a secondary memory. The cache can be operated in a first manner such that when a transfer request from the processor requests a first location in the cache memory that does not hold valid data, valid data is transferred (1652) from a pre-selected location in a secondary memory that corresponds directly to the first location. The cache can then be operated in a second manner such that data is transferred (1662) between the first location and a selectable location in the secondary memory, wherein the selected location need not directly correspond to the first location.
申请公布号 US6697916(B2) 申请公布日期 2004.02.24
申请号 US20010932650 申请日期 2001.08.17
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 LASSERRE SERGE;CHAUVEL GERARD
分类号 G06F1/20;G06F1/32;G06F9/312;G06F11/34;G06F12/02;G06F12/08;G06F12/10;(IPC1-7):G06F12/06 主分类号 G06F1/20
代理机构 代理人
主权项
地址