发明名称 Method and apparatus for timing management in a converted design
摘要 Described is a method of converting one representation of a circuit into another. For example, a first network representation adapted for use with an FPGA can be converted into a second network representation adapted for use in a mask-programmable gate array. The method begins with accessing the first network representation, such as a netlist, and identifying signal paths that might be sensitive to race conditions. Representations of delay elements are then inserted into each sensitive signal path. The timing of the modified network representation is then modeled by calculating the delays associated with each signal path. Any differences in the modeled delay values are minimized by modifying one or more of the inserted delay-element representations. In one embodiment, the inserted delay-element representations include stopper cells that maintain the nets to and/or from the delay-element representations. Delay-element representations can therefore be modified without altering the circuit timing of related net segments.
申请公布号 US2004021490(A1) 申请公布日期 2004.02.05
申请号 US20030631410 申请日期 2003.07.30
申请人 XILINX, INC. 发明人 BAXTER GLENN A.;GAN ANDY H.
分类号 G06F17/50;(IPC1-7):H03K5/01 主分类号 G06F17/50
代理机构 代理人
主权项
地址