发明名称 CLOCKING AND SYNCHRONIZATION CIRCUITRY
摘要 A clocking and synchronization circuitry is disclosed. A plurality of windows is provided to accommodate jitters in a clock with respect to a reference clock. A plurality of delayed state cycles is generated from the clock signal for clocking internal operations within the clocked integrated circuit.
申请公布号 WO03040900(A3) 申请公布日期 2004.01.29
申请号 WO2002EP12390 申请日期 2002.11.06
申请人 INFINEON TECHNOLOGIES AG 发明人 JAIN, RAJ, KUMAR
分类号 H03K5/00;H03L7/06 主分类号 H03K5/00
代理机构 代理人
主权项
地址