发明名称 Precision jitter-free frequency synthesis
摘要 An electronic system (10) includes a phase-locked loop (30) and a frequency synthesis circuit (20), for generating a jitter-free output clock (CLK1, CLK2) at a desired frequency. The phase-locked loop (30) includes a voltage-controlled oscillator (37) that produces a number (N) of equally spaced clock phases at a frequency (fVCO) that depends also upon a programmable feedback frequency divider (38) and a prescale divider (32). The frequency synthesis circuit (20) generates the output clock (CLK1, CLK2) at a frequency under the control of a frequency select word (FREQ) that indicates the number of clock phases between successive clock edges. A central processing unit (12), either itself or from a look-up table (13), generates a feedback divide integer (M) and the frequency select word (FREQ) according to a desired frequency (f), by way of a minimization of the frequency error. The frequency of the output clock (CLK1, CLK2) can be generated in a jitter-free manner, since only integer values are used in the frequency synthesis circuit (20), at relatively low frequency error.
申请公布号 US2004008805(A1) 申请公布日期 2004.01.15
申请号 US20030376453 申请日期 2003.02.26
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 XIU LIMING;YOU ZHIHONG
分类号 H03L7/099;H03L7/183;(IPC1-7):H03D3/24 主分类号 H03L7/099
代理机构 代理人
主权项
地址