发明名称 Method of reducing polysilicon depletion in a polysilicon gate electrode by depositing polysilicon of varying grain size
摘要 Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting structure may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size is directed to maximize dopant activation in the polysilicon near the gate dielectric, and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. This method, and the resulting structure, are advantageously employed in forming FETs, and doped polysilicon resistors.
申请公布号 US6670263(B2) 申请公布日期 2003.12.30
申请号 US20010802702 申请日期 2001.03.10
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BALLANTINE ARNE W.;CHAN KEVIN K.;GILBERT JEFFREY D.;HOULIHAN KEVIN M.;MILES GLEN L.;QUINLIVAN JAMES J.;RAMAC SAMUEL C.;RICE MICHAEL B.;WARD BETH A.
分类号 H01L21/28;H01L21/336;H01L29/49;(IPC1-7):H01L21/320;H01L21/823;H01L21/44 主分类号 H01L21/28
代理机构 代理人
主权项
地址