发明名称 Digital clock adaptive duty cycle circuit
摘要 A nominal 50% duty cycle input CLKIN clock signal is processed by an adaptive circuit that outputs complementary CLK and CLKB clock signals whose duty cycle is continuously and automatically maintained at substantially 50%. The circuit includes a duty cycle adjustor circuit comprising inverter stages whose VTH is adjusted by a control voltage VC to vary duty cycle of the CLKIN signal passing through the stages. The inverter output signal is converted to the differential CLK, CLKB signals, which are low pass filtered to obtain DC voltages that are input to a differential operational amplifier whose output is control signal VC. Using the ensured substantially 50% duty cycle for CLK (or CLKB) enables data to be clocked or latch-transferred between IC stages substantially error free even if IC stage setup time varies, and clock frequency is increased. CLK duty cycle can be held to 50%±0.1% even if CLKIN duty cycle varies from 33% to 67%.
申请公布号 US6670838(B1) 申请公布日期 2003.12.30
申请号 US20020288786 申请日期 2002.11.05
申请人 CHRONTEL, INC. 发明人 CAO WANGPENG
分类号 H03K5/156;(IPC1-7):H03K3/017 主分类号 H03K5/156
代理机构 代理人
主权项
地址