发明名称 FRAME BOUNDARY DISCRIMINATOR
摘要 A frame boundary discriminator has a first input for receiving a high speed master clock signal having a multitude of master clock pulses within a frame, and a second input for receiving synchronized input frame pulses subject to jitter. An output frame pulse generator controlled by the high speed master clock signal generates output frame pulses. A control circuit for compares the timing of the synchronized input frame pulses with said master clock pulses and adjusts the timing of said output frame pulses to average out jitter in the input frame pulses.
申请公布号 WO03107572(A1) 申请公布日期 2003.12.24
申请号 WO2003CA00907 申请日期 2003.06.17
申请人 ZARLINK SEMICONDUCTOR INC. 发明人 SKIERSZKAN, SIMON, JOHN;WANG, WENBAO
分类号 H04J3/06;(IPC1-7):H04J3/06 主分类号 H04J3/06
代理机构 代理人
主权项
地址