发明名称 Reducing the complexity of finite state machine test generation using combinatorial designs
摘要 A design verification system generates a small set of test cases, from a finite state machine model of the application under test. The finite state machine is reduced by creating efficient samples of the inputs to the application under test which are prepared by combinatorial input parameter selection. The test cases are generated by finite state machine traversal of the reduced state machine, and tests interacting combinations of input parameters in an efficient way. The technique is integrated into a test generator based on a finite state machine. Using an extended language, partial rulesets are employed to instruct the test generator to automatically employ combinatorial input parameter selection during test generation. Another technique for test case generation is disclosed, which uses combinatorial selection algorithms to guarantee coverage of the system under test from the aspect of interaction between stimuli at different stages or transitions in the test case.
申请公布号 US2003233600(A1) 申请公布日期 2003.12.18
申请号 US20020173453 申请日期 2002.06.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HARTMAN ALAN;KIRSHIN ANDREI;NAGIN KENNETH;OLVOVSKY SERGEY
分类号 G01R31/3183;(IPC1-7):H02H3/05 主分类号 G01R31/3183
代理机构 代理人
主权项
地址