发明名称 Method and system for quantifying the integrity of an on-chip power supply network
摘要 A method and system for analyzing the dynamic behavior of an electrical circuit to determine whether a voltage level provided by a power supply network drops below a predetermined voltage level during operation of the electrical circuit is described. In a first step, a design data set representing pertinent technical specifications of an electrical or an integrated circuit are read in order to extract location information and value of switching and non-switching capacitance. Next, the circuit and technology propagation speeds are inputted therein. The length for specifying the size of a portion of a circuit area is determined wherein the electrical circuit is formed. Next, the circuit area is divided into a plurality of partitions of a specified size, and the switching capacitance and the non-switching capacitance are separately summarized for each partition. The voltage level drop is then calculated for each partition. Finally, the calculated voltage level drop is displayed in relation to the respective partition. The present method and system can be advantageously used for an on-chip power supply network evaluation as well as for an early chip development process.
申请公布号 US6665843(B2) 申请公布日期 2003.12.16
申请号 US20020053197 申请日期 2002.01.18
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FRECH ROLAND;HUBER ANDREAS;KLINK ERICH;SUPPER JOCHEN
分类号 G06F17/50;(IPC1-7):G06F17/50;G05F1/10 主分类号 G06F17/50
代理机构 代理人
主权项
地址