发明名称 UN SISTEMA DE RECUPERACION DE INFORMACION.
摘要 <p>1,213,688. Data storage. INTERNATIONAL BUSINESS MACHINES CORP. 4 Dec., 1968 [15 Jan., 1968], No. 57457/68. Heading G4C. In data transmission apparatus, an error indication is given if signals occur during particular portions of clock intervals or fail to occur during the clock intervals, the clock intervals being derived from the signals. A phase-encoded data character read 21 from a moving magnetic store consists of a start bit 0, seven data bits, and an end bit 1. Each bit is represented by a positive or negative data transition in the centre of the bit cell for bit values 1 and 0 respectively, corrective transitions being provided at the cell boundries as necessary, the signal being at the lower level before and after the character. Each positive or negative transition sets flip-flop 23 to its left or right state respectively unless it is already in that state, such state changes each producing an output pulse at the upper left or right output of the flip-flop respectively. Every state change also produces an output pulse at the upper central output. The transitions at the beginning and centre of the start bit cell are detected at 25 to actuate sync circuit 29 and enable AND 31 to pass any pulse from the central output of flip-flop 23 occurring during time S 3 to actuate sync circuit 29. Whenever sync circuit 29 is actuated, it produces a sync pulse which is counted at 32 and initiates a chain of monostables 33, 35, 37 and 43 or 45 to produce strobe pulses S 1 , S 2 , S 2a in turn, followed by S 3 if counter 32 indicates the end bit has not been reached or S 4 if it has. Each sync pulse occurs at the centre of a bit cell (in the absence of error) and the strobe pulses produced from it follow it in contiguous non- overlapping-relationship, pulse S 3 or S 4 being terminated by the next sync pulse (or after a predetermined time if the sync pulse does not arrive). An error latch 51 is set if a pulse is produced from the central output of flip-flop 23 during pulse S 1 or S 2a , or if one is not so produced during pulse S 3 , or if a pulse is not produced from the left output of flip-flop 23 during pulse S 4 . Thus in fact a check is made that positive and negative transitions follow each other alternately, that transitions do occur at or near the cell centres, that transitions do not occur except at or near the cell centres and boundaries, and that the number of transitions is correct (by checking the sense of the transition at the centre of the end bit cell).</p>
申请公布号 ES361821(A1) 申请公布日期 1970.11.01
申请号 ES19210003618 申请日期 1968.12.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人
分类号 G11B20/14;(IPC1-7):06F/ 主分类号 G11B20/14
代理机构 代理人
主权项
地址